Gulati K. Hardware Acceleration of EDA Algorithms 2010

Download Download Torrent Opens in your torrent client (e.g. qBittorrent)
Category Other
Size2.53 MB
Added1 year ago (2025-03-10 23:38:53)
Health
Good2/0
Info Hash649B44F8CABF53ED7076F7FAC617C50B62CECF53
Peers Updated18 hours ago (2026-03-28 19:50:38)

Report Torrent

0 / 300

Description


Textbook in PDF format

Single-threaded software applications have ceased to see significant gains in p- formance on a general-purpose CPU, even with further scaling in very large scale integration (VLSI) technology. This is a significant problem for electronic design automation (EDA) applications, since the design complexity of VLSI integrated circuits (ICs) is continuously growing. In this research monograph, we evaluate custom ICs, field-programmable gate arrays (FPGAs), and graphics processors as platforms for accelerating EDA algorithms, instead of the general-purpose sing- threaded CPU. We study applications which are used in key time-consuming steps of the VLSI design flow. Further, these applications also have different degrees of inherent parallelism in them. We study both control-dominated EDA applications and control plus data parallel EDA applications. We accelerate these applications on these different hardware platforms. We also present an automated approach for accelerating certain uniprocessor applications on a graphics processor. This monograph compares custom ICs, FPGAs, and graphics processing units (GPUs) as potential platforms to accelerate EDA algorithms. It also provides details of the programming model used for interfacing with the GPUs

×